Scalable Scatter-Gather DMA Intel® FPGA IP User Guide

ID 823097
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.6. Clocks

Table 61.  Clock Signals for Sideband and CSR
Signal Name Direction Type Description
axi_lite_clk IN Clock
  • This clock drives AXI-Lite CSR interface of SSGDMA.
  • For DMA PCIe* mode, the clock frequency used must be identical to the axi_lite_clk port in PCIe* IP. Frequency : 250MHz.
  • For DMA SOC mode, this clock is mainly used for DMA CSR interface.
Table 62.  Clock Signals for DMA SoC Mode
Signal Name Direction Type Description
host_clk IN Clock

This clock drives DMA main data path.

Frequency range: up to 300MHz.

Table 63.  Clock Signals for DMA PCIe* Mode
Signal Name Direction Type Description
ss_axi_st_clk IN Clock
  • This clock drives AXI-ST interfaces and SSGDMA main data path.
  • The clock frequency used must be identical to the axi_st_clk port in PCIe* IP. Frequency: 300 MHz.
ss_coreclkout_hip_toapp IN Clock

Connect this clock to coreclkout_hiptoapp output from PCIe* IP.

Table 64.  Clock Signals for Device Ports
Signal Name Direction Type Description
h2d<PORT>_st_clk IN Clock
  • Host to device ST <PORT> Clock
  • Frequency range: up to 300 MHz
d2h<PORT>_st_clk IN Clock
  • Device to Host ST <PORT> Clock
  • Frequency range: up to 300 MHz

h2d<PORT>_mm_clk

IN Clock
  • Host to device MM <PORT> Clock
  • Frequency range: up to 300 MHz