3.1.1.1. PCIe* TLP Constructor
3.1.1.2. PCIe* TLP ID Generation
3.1.1.3. PCIe TX Credit Controller
3.1.1.4. PCIe* TX Scheduler
3.1.1.5. PCIe TLP Completer
3.1.1.6. PCIe RX Router
3.1.1.7. PCIe* MSI-X Controller
3.1.1.8. PCIe BAR0
3.1.1.9. PCIe Bursting Manager (BAM)
3.1.1.10. Completion Timeout Parser
3.1.1.11. Control Shadow Parser
4.2.1. Application Packet Receive Interface
4.2.2. Application Packet Transmit Interface
4.2.3. Control Shadow Interface
4.2.4. Transmit Flow Control Credit Interface
4.2.5. Completion Timeout Interface
4.2.6. PCIe* Miscellaneous Signals
4.2.7. Control and Status Register Responder Manager Interface
4.2.8. Bursting Manager Interface
4.3.3. Interrupt Interface
This interface indicates to the host on the interrupt event occurrence happened within the SSGDMA IP. Upon received the interrupt assertion, the host should access to the CSR to identify and clear the corresponding bits accordingly as described in the Register section.
Clock Domain: axi_lite_clk
Reset: axi_lite_areset_n
Signal Name | Direction | Description |
---|---|---|
irq | OUT | Indicates the interrupt event occurrence as described in the STATUS register from Global CSR and Q_STATUS register from Device Port CSR. This signal remains asserted as long as the watchdog_timeout_error bit of the STATUS register or any of the q_irq bits of the Q_STATUS register is still asserted and not cleared by software. |