Scalable Scatter-Gather DMA Intel® FPGA IP User Guide

ID 823097
Date 4/07/2025
Public
Document Table of Contents

6.4. DMA SoC Mode Settings

Table 121.  DMA SoC Mode Settings
Parameter Range Default Description

Enable error response status for Host AXI-4 Lite CSR Interface

On or Off On Enable error response reporting on invalid requests received at the Host AXI-4 Lite CSR Interface.
Identification Tag Width of Host Interface 1-18 5 Identification Tag Width of Host AXI4 Manager Interface
SoC Host Interface operating clock frequency 50 MHz - 300 MHz 300 MHz Select SoC Host Interface operating clock frequency.
Maximum Transfer Length 128 bytes, 256 bytes, 512 bytes, 1024 bytes, 2048 bytes, 4096 bytes 512 bytes Select the maximum read and write transfer length.
Access Permission for Host AXI-4 Manager
Privilege Unprivileged Access, Privileged Access Unprivileged Access Select the access permission encoding for transaction coming from Host AXI-4 Manager.
Security Secure Access, Non-secure Access Secure Access Select the access permission encoding for transaction coming from Host AXI-4 Manager.
Data Type Data Access, Instruction Access Data Access Select the access permission encoding for transaction coming from Host AXI-4 Manager.
Setting for Write Address Channel (AW) Signals
AWCACHE 0 to 15 0 Set the AWCACHE encoding value for the AXI transaction coming from AXI-4 Manger.
Setting for Read Address Channel (AR) Signals
ARCACHE 0 to 15 0 Set the ARCACHE encoding value for the AXI transaction coming from AXI-4 Manger.