3.1.1.1. PCIe* TLP Constructor
3.1.1.2. PCIe* TLP ID Generation
3.1.1.3. PCIe TX Credit Controller
3.1.1.4. PCIe* TX Scheduler
3.1.1.5. PCIe TLP Completer
3.1.1.6. PCIe RX Router
3.1.1.7. PCIe* MSI-X Controller
3.1.1.8. PCIe BAR0
3.1.1.9. PCIe Bursting Manager (BAM)
3.1.1.10. Completion Timeout Parser
3.1.1.11. Control Shadow Parser
4.2.1. Application Packet Receive Interface
4.2.2. Application Packet Transmit Interface
4.2.3. Control Shadow Interface
4.2.4. Transmit Flow Control Credit Interface
4.2.5. Completion Timeout Interface
4.2.6. PCIe* Miscellaneous Signals
4.2.7. Control and Status Register Responder Manager Interface
4.2.8. Bursting Manager Interface
6.1. DMA Settings
Parameter | Range | Default | Description |
---|---|---|---|
DMA Mode | DMA PCIe mode DMA SoC mode |
DMA PCIe mode |
Select the operation mode of SSGDMA IP. |
Enable un-aligned addressing access | On or Off | Off | Enable un-aligned (or byte-aligned) addressing access support. This parameter is applicable for transactions targeting H2D ST and D2H ST device ports with data width of 64/128/256/512/1024-bit only. |