GTS Transceiver PHY User Guide: Agilex™ 5 FPGAs and SoCs

ID 817660
Date 8/04/2025
Public
Document Table of Contents

2.3. PMA Architecture

The PMA supports the maximum data rates as shown in the following table.
Table 8.  Supported PMA Data Widths and Date Rates
PMA Width Modulation E-Series FPGAs Device Group B Data Rates (Gbps) E-Series/D-Series FPGAs Device Group A Data Rates (Gbps)
PMA/System PLL Clocking (1 GHz Max)
8 NRZ 1-8 1-8
10 NRZ 1-10 1-10
16 NRZ 1-16 1-16
20 NRZ 1-17.16 1-20
32 NRZ 1-17.16 1-28.117
The PMA block diagram is shown in the following figure.
Figure 16. PMA Block Diagram
17 For details about the rate support, refer to the Agilex™ 5 part number decoder section in the Agilex™ 5 FPGAs and SoCs Device Overview.