General-Purpose I/O User Guide: Agilex™ 5 FPGAs and SoCs

ID 813934
Date 4/05/2024
Public
Document Table of Contents

3.3. HVIO Implementation Guide

The Quartus® Prime software provides tools for you to create, configure and compile your I/O design. Each tool provides different functions and supports different features to implement your I/O design.
Table 30.   Quartus® Prime I/O Implementation Tools
Tool Functions

Supported Assignment

Supported I/O Standards
Assignment Editor
  • View, create and edit assignments.
  • The Quartus® Prime software:
    • Dynamically validates your edits.
    • Notify you of errors and warnings of invalid assignments.
  • I/O standard
  • Programmable current strength
  • Programmable weak pull-up and pull-down resistor
  • 1.8 V LVCMOS
  • 2.5 V LVCMOS
  • 3.3 V LVCMOS
Pin Planner
  • Graphically represent pin locations on the device.
  • With this tool, you can:
    • Perform initial pin planning.
    • Locate, place, and assign I/O pins.
    • Configure board trace models for pins you select for signal integrity evaluations.
  • I/O standard
  • Programmable current strength
  • Programmable weak pull-up and pull-down resistor
GPIO Intel® FPGA IP
  • Instantiate the IP.
  • Customize your IP instance using parameters options.
Programmable open-drain output