MIPI CSI-2 Intel® FPGA IP Design Example User Guide

ID 813931
Date 4/26/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

1. MIPI CSI-2 Intel® FPGA IP Design Example Quick Start Guide

Updated for:
Intel® Quartus® Prime Design Suite 24.1
IP Version 1.1.0
The MIPI CSI-2 Intel® FPGA IP design example for Agilex™ 5 devices feature a Platform Designer subsystem that supports Quartus® Prime compilation. This design demonstrates the connection between one CSI-2 RX, one CSI-2 TX, and a MIPI D-PHY in a Platform Designer subsystem.
The MIPI CSI-2 Intel® FPGA IP offers the following design examples:
  • MIPI CSI-2 RX+TX Subsystem
  • MIPI CSI-2 RX-only
Figure 1. Development Stages for the Design Example