MIPI CSI-2 Intel® FPGA IP Design Example User Guide

ID 813931
Date 4/26/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

2.5.6. Known Limitations

The following are the known limitations:
  • Four-lane and eight-lane are not supported in this release.
  • Riviera and Xcelium are not supported in this release.
  • YUV modes are not supported for MIPI TX and therefore not supported by the simulation.
  • RGB888 is not supported with 1LANE 2PIXEL_IN_PARALLEL.
  • RGB444, RGB555, RGB565, and RGB666 modes are not supported for simulation.
  • RAW6 is not supported with 2LANE 1PIXEL_IN_PARALLEL. This is not a practical use case as the clock rate would be too fast.