Visible to Intel only — GUID: fxa1572987408363
Ixiasoft
2.1.1. Directory Structure
2.1.2. Generating the Design
2.1.3. Simulating the E-tile Ethernet IP for Intel Agilex FPGA Design Example Testbench
2.1.4. Compiling the Compilation-Only Project
2.1.5. Compiling and Configuring the Design Example in Hardware
2.1.6. Testing the E-tile Ethernet IP for Intel Agilex FPGA Hardware Design Example
2.2.1.1. Non-PTP 10GE/25GE MAC+PCS with Optional RS-FEC Simulation Design Example
2.2.1.2. PTP 10GE/25GE MAC+PCS with Optional RS-FEC Simulation Design Example
2.2.1.3. 10GE/25GE PCS Only, OTN, or FlexE with Optional RS-FEC Simulation Design Example
2.2.1.4. 10GE/25GE Custom PCS with Optional RS-FEC Simulation Design Example
2.3.1. Simulation Design Examples
2.3.2. Hardware Design Examples
2.3.3. 100GE MAC+PCS with Optional RS-FEC Design Example Interface Signals
2.3.4. 100GE PCS with Optional RS-FEC Design Example Interface Signals
2.3.5. 100GE MAC+PCS with Optional RS-FEC Design Example Registers
2.3.6. 100GE PCS with Optional RS-FEC Design Example Registers
2.3.1.1. Non-PTP E-tile Ethernet IP for Intel Agilex FPGA 100GE MAC+PCS with Optional RS-FEC Simulation Design Example
2.3.1.2. E-tile Ethernet IP for Intel Agilex FPGA 100GE MAC+PCS with Optional RS-FEC and PTP Simulation Design Example
2.3.1.3. E-tile Ethernet IP for Intel Agilex FPGA 100GE PCS Only with Optional RS-FEC Simulation Design Example
2.3.1.4. E-tile Ethernet IP for Intel Agilex FPGA 100GE OTN with Optional RS-FEC Simulation Design Example
2.3.1.5. E-tile Ethernet IP for Intel Agilex FPGA 100GE FlexE with Optional RS-FEC Simulation Design Example
2.3.2.1. 100GE MAC+PCS with Optional RS-FEC and PMA Adaptation Flow Hardware Design Example Components
2.3.2.2. 100GE MAC+PCS with Optional RS-FEC and PTP Hardware Design Example
2.3.2.3. 100GE PCS with Optional RS-FEC Hardware Design Example Components
2.3.2.4. Ethernet Adaptation Flow for 100G (CAUI-2) PAM4 <---> 100G (CAUI-4) NRZ Dynamic Reconfiguration Design Example
3.1.1. Hardware and Software Requirements
3.1.2. Generating the Design
3.1.3. Directory Structure
3.1.4. Simulating the Design Example Testbench
3.1.5. Compiling the Compilation-Only Project
3.1.6. Compiling and Configuring the Design Example in Hardware
3.1.7. Testing the E-tile CPRI PHY Intel® FPGA IP Hardware Design Example
4.1. Quick Start Guide
4.2. 10G/25G Ethernet Dynamic Reconfiguration Design Examples
4.3. 25G Ethernet to CPRI Dynamic Reconfiguration Design Example
4.4. CPRI Dynamic Reconfiguration Design Examples
4.5. 100G Ethernet Dynamic Reconfiguration Design Example
4.6. Document Revision History for the E-tile Dynamic Reconfiguration Design Example
4.5.1. Functional Description
4.5.2. Testing the 100G Ethernet Dynamic Reconfiguration Hardware Design Example
4.5.3. Simulation Design Examples
4.5.4. 100GE DR Hardware Design Examples
4.5.5. 100G Ethernet Dynamic Reconfiguration Design Example Interface Signals
4.5.6. 100G Ethernet Dynamic Reconfiguration Examples Registers
4.5.7. Steps to Enable FEC
4.5.8. Steps to Disable FEC
Visible to Intel only — GUID: fxa1572987408363
Ixiasoft
3.1.7. Testing the E-tile CPRI PHY Intel® FPGA IP Hardware Design Example
After you compile the E-tile CPRI PHY Intel® FPGA IP core design example and configure it on your Intel® Agilex™ device, you can use the System Console to program the IP core and its embedded Native PHY IP core registers.
To turn on the System Console and test the hardware design example, follow these steps:
- After the hardware design example is configured on the Intel® Agilex™ device, in the Intel® Quartus® Prime Pro Edition software, on the Tools menu, click System Debugging Tools > System Console.
- In the Tcl Console pane, type cd hwtest to change directory to <design_example_dir>/hardware_test_design/hwtest_sl.
- Type source main_script.tcl to open a connection to the JTAG master and start the test.
You can program the IP core with the following design example commands:
The following sample output illustrates a successful test run for 24.33024 Gbps CPRI line bit rate with 1 CPRI channel:Info: Number of Channels = 1 Info: JTAG Port ID = 1 Info: Speed = 24G Info: Start of c3_cpri_test INFO: Basic CPRI test INFO: Checking PLL lock status... iopll_sclk_locked 1, channel_pll_locked 1 INFO: PLL is locked Loop 0 INFO: Set Reconfig Reset INFO: Channel 0: Set CSR Reset INFO: Channel 0: Set TX Reset INFO: Channel 0: Set RX Reset INFO: Release Reconfig Reset INFO: Channel 0: Release CSR Reset INFO: Channel 0: Release TX Reset INFO: Channel 0: Release RX Reset INFO: Wait for master channel to stable INFO: Release Reset Done! INFO: Turn on serial loopback INFO: Start of C3 ELANE XCVR Channel 0 Loopback mode INFO: Polling For PMA Register: Read XCVR CSR Register offset = 0x8a, data = 0x80 INFO: Polling For PMA Register: Read XCVR CSR Register offset = 0x8b, data = 0x8e INFO: C3 ELANE XCVR Channel 0 Loopback mode is successfully enabled INFO: Running calibration... INFO: Channel 0 INFO: Assert TX RX Digital Reset INFO: Channel 0: Set TX Reset INFO: Channel 0: Set RX Reset INFO: Reset PMA INFO: Waiting PMA reset . . . INFO: Waiting 3 INFO: Waiting 4 INFO: Waiting 5 INFO: Waiting 6 INFO: Waiting 8 INFO: Waiting 9 INFO: Waiting 11 INFO: Waiting 12 INFO: Waiting 13 INFO: De-assert TX Digital Reset INFO: Channel 0: Release TX Reset INFO: Internal loopback INFO: Start of C3 ELANE XCVR Channel 0 Loopback mode INFO: Polling For PMA Register: Read XCVR CSR Register offset = 0x8a, data = 0x80 INFO: Polling For PMA Register: Read XCVR CSR Register offset = 0x8b, data = 0x8e INFO: C3 ELANE XCVR Channel 0 Loopback mode is successfully enabled INFO: Channel 0 initial adaptation INFO: Polling For PMA Register: Read XCVR CSR Register offset = 0x8a, data = 0x80 INFO: Polling For PMA Register: Read XCVR CSR Register offset = 0x8b, data = 0x8c INFO: Channel 0 initial adaptation status INFO: Polling For PMA Register: Read XCVR CSR Register offset = 0x8a, data = 0x80 INFO: Polling For PMA Register: Read XCVR CSR Register offset = 0x8b, data = 0x8e INFO: Polling For PMA Register: Read XCVR CSR Register offset = 0x88, data = 0x80 INFO: Initial adaptation is done successfully on channel 0 INFO: De-assert RX Digital Reset INFO: Channel 0: Release RX Reset Channel 0 : Wait for measure_valid to assert measure_valid is asserted Channel 0 : Get checker_pass status: Checker value = 1 Checker status = Passed! Channel 0 : Read Determenistic latency counts Info: Loop 0 passed End of loop 0 Info: End of c3_cpri_test Info: Total loop passed = 1/1 Info: Test <c3_cpri_test> Passed