E-tile Hard IP Intel® Stratix® 10 Design Examples User Guide: Ethernet, CPRI PHY, and Dynamic Reconfiguration
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: dds1523205994680
Ixiasoft
Visible to Intel only — GUID: dds1523205994680
Ixiasoft
2.1.1. Directory Structure
The E-Tile Hard IP for Ethernet Intel FPGA IP design example file directories contain the following generated files for the design examples.
File Names |
Description |
---|---|
Key Testbench and Simulation Files | |
<design_example_dir>/example_testbench/basic_avl_tb_top.sv | Top-level testbench file. The testbench instantiates the DUT and runs Verilog HDL tasks to generate and accept packets. |
Testbench Scripts | |
<design_example_dir>/example_testbench/run_vsim.do | The Siemens* EDA ModelSim* SE or Questa* script to run the testbench. |
<design_example_dir>/example_testbench/run_vcs.sh | The Synopsys* VCS* script to run the testbench. |
<design_example_dir>/example_testbench/run_vcsmx.sh | The Synopsys* VCS* MX script (combined Verilog HDL and System Verilog with VHDL) to run the testbench. |
<design_example_dir>/example_testbench/run_xcelium.sh | The Xcelium* script to run the testbench. |
File Names |
Description |
---|---|
<design_example_dir>/hardware_test_design/alt_ehipc3_hw.qpf | Intel® Quartus® Prime project file. |
<design_example_dir>/hardware_test_design/alt_ehipc3_hw.qsf | Intel® Quartus® Prime project settings file. |
<design_example_dir>/hardware_test_design/alt_ehipc3_hw.sdc | Synopsys Design Constraints files. You can copy and modify these files for your own Intel® Stratix® 10 design. |
<design_example_dir>/hardware_test_design/alt_ehipc3_hw.v | Top-level Verilog HDL design example file. |
<design_example_dir>/hardware_test_design/common/ | Hardware design example support files. |
hwtest_sl/main_script.tcl (10GE/25GE) hwtest/main.tcl (100GE) |
Main file for accessing System Console. |