SDI II Intel® FPGA IP User Guide

ID 683133
Date 6/28/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5. SDI II IP Core Functional Description

The SDI II IP core implements a transmitter, receiver, or full-duplex interface.

The SDI II IP core consists of the following components:

  • Protocol block—transmitter or receiver
  • Transceiver blocks—PHY management & adapter and Native PHY IP

In the parameter editor, you can specify either protocol, transceiver, or combined blocks for your design. For example, if you have multiple protocol blocks in a design, you can multiplex them into one transceiver.

Figure 3.  SDI II IP Core Block Diagram for Arria V, Cyclone V, and Stratix V Devices


For the Intel® Arria® 10, Intel® Cyclone® 10 GX, Intel® Stratix® 10, and Intel® Agilex™ F-tile devices, the SDI II IP core no longer provides the transceiver, and the TX PLL is no longer wrapped in the transceiver PHY. You must generate the transceiver and the TX PLL separately.

Figure 4.  SDI II IP Core Block Diagram for Intel® Arria® 10, Intel® Cyclone® 10 GX, and Intel® Stratix® 10 Devices

Did you find the information on this page useful?

Characters remaining:

Feedback Message