Low Latency Ethernet 10G MAC Stratix® 10 FPGA IP Design Example User Guide

ID 683026
Date 1/23/2025
Public
Document Table of Contents

4.6. Interface Signals

Figure 26. Interface Signals of the 1G/2.5G Ethernet Design Examples with IEEE 1588v2 Feature