Low Latency Ethernet 10G MAC Stratix® 10 FPGA IP Design Example User Guide
ID
683026
Date
1/23/2025
Public
1. Quick Start Guide
2. 10GBASE-R Ethernet Design Example
3. 10M/100M/1G/2.5G/10G Ethernet Design Example
4. 1G/2.5G Ethernet Design Example with IEEE 1588v2 Feature
5. 1G/2.5G/10G Ethernet Design Example with IEEE 1588v2 Feature
6. 10M/100M/1G/2.5G/5G/10G (USXGMII) Ethernet Design Example
7. Interface Signals Description
8. Configuration Registers Description
9. Low Latency Ethernet 10G MAC Stratix® 10 FPGA IP Design Example User Guide Archives
10. Document Revision History for the Low Latency Ethernet 10G MAC Stratix® 10 FPGA IP Design Example User Guide
5.3.1. Design Components
| Component | Description |
|---|---|
| LL 10GbE MAC | The Low Latency Ethernet 10G MAC Intel® FPGA IP with the following configuration:
For the design example with the IEEE 1588v2 feature, the following additional parameters are configured:
|
| PHY | The 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP with the following configuration:
|
| Transceiver Reset Controller | The Transceiver PHY Reset Controller Stratix® 10 FPGA IP. Resets the transceiver. |
| Avalon® Memory-Mapped Mux Transceiver Reconfig | Provides the transceiver reconfig block and system console access to the PHY's Avalon® memory-mapped interface. |
| Transceiver Reconfig | Reconfigures the transceiver channel speed from 1G to 2.5G, or to 10G, and vice versa. |
| ATX PLL | Generates a TX serial clock for the Stratix® 10 2.5G and 10G transceiver. |
| fPLL | Generates a TX serial clock for the Stratix® 10 1G transceiver. |
| Design Components for the IEEE 1588v2 Feature | |
| ToD Sampling fPLL | Generates the clocks for the 1588 design components. |
| Master ToD | The master ToD for all channels. |
| ToD Synch | Synchronizes the master ToD to all local ToDs. |
| Local ToD | The ToD for each channel. |
| Master PPS | The master PPS. Returns pulse per second (pps) for all channels. |
| PPS | The slave PPS. Returns pulse per second (pps) for each channel. |
| PTP Packet Classifier | Decodes the packet type of incoming PTP packets and returns the decoded information to the LL 10GbE MAC Intel® FPGA IP. |