GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 849710
Date 10/22/2025
Public
Document Table of Contents

12.3. Ethernet to CPRI Design Example: Registers

Table 58.  Address Map for Ethernet to CPRI PHY Variant
Address Range (Byte Addressing) Reset Access Description
0x80 0x0 RO
  • [14:0] Profile ID from DR Controller
  • [15] DR In progress from DR Controller
  • [16] Error Status from DR Controller
0x84 0x0 RW
  • [0] Force DR Controller Reset. Active High
  • [2:1] Force protocol IP TX reset per profile
  • [4:3] Force protocol IP RX reset per profile
  • [6:5] Force main protocol IP reset per profile
0x88 0x0 RO
  • [1:0] Protocol IP TX reset ack per profile
  • [3:2] Protocol IP RX reset ack per profile
  • [5:4] Protocol IP main reset ack per profile
0x8A 0x0 RO
Qhip stats
  • [0]: eth_tx_pll_locked
  • [1]: eth_tx_lanes_stable
  • [2]: eth_cdr_lock
  • [3]: eth_rx_pcs_ready
  • [4]: eth_rx_block_lock
  • [5]: 1'b0
  • [6]: eth_local_fault_status
  • [7]: eth_remote_fault_status
  • [8]: eth_rx_hi_ber
  • [9]: eth_rx_pcs_fully_aligned
  • [10]: eth_rx_pause [18:11]: eth_rx_pfc
  • [19]: eth_sys_pll_locked
  • [20]: cpri_tx_pll_lock
  • [21]: cpri_tx_ready
  • [22]: cpri_rx_cdr_lock
  • [24:23]: cpri_rx_disperr
  • [26:25]: cpri_rx_errdetect
  • [27]: cpri_rx_patterndetect
  • [28]: cpri_rx_ready
0x90 0x0 RO Data Stats
  • [0]: Ethernet pkt_data_ok
  • [1]: Ethernet pkt_data_vld
  • [2]: cpri_checker_ok
  • [3]: 1'b0
0x94 0x0 RO Enable check data

[1:0] enable data stat for each profile

0x98 0x0 RO Check data stats:
  • [1]: Ethernet data_ok
  • [3]: Ethernet data_seen