GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 849710
Date 10/22/2025
Public
Document Table of Contents

13. Document Revision History for the GTS Dynamic Reconfiguration Controller IP User Guide

Document Version Quartus® Prime Version IP Version Changes
2025.10.22 25.3 2.1.0 Made the following changes:
  • Updated the description and tables in the Features sub-section under Overview.
  • Added some information to the Key Concepts section.
  • Updated the diagram in the IP Design Flow section.
  • Updated the description in the Dynamic Reconfiguration section.
  • Updated the list in the Design Considerations section.
  • Updated the table in Steps to Generate and Run the Design Example.
  • Added a note to the Generating the Design Example section.
  • Updated the steps in Steps to Create a Custom Dynamic Reconfiguration Design.
  • Updated the steps in Generating Dynamic Reconfiguration Design and Configuration Profiles.
  • Added a table of shared ports to the Properties sub-section under Using the HSSI Support Logic Assignment Editor.
  • Updated the Release Constraints and DR Design Guidelines sections in the Designing with the IP Core chapter.
  • Updated the steps in the Runtime Flow section.
  • Updated the table in Simulating the Testbench Flow.
  • Added simulation log results to various sub-sections under Simulating the IP.
  • Added snapshots of System Console test result outputs to various sub-sections under Validating the IP.
2025.07.07 25.1.1 2.0.0 Made the following changes:
  • Updated Features section to add the following protocol support and updated the Supported design Example Variants table:
    • Ethernet <-> CPRI and CPRI <->Ethernet
    • MGE and TSE
  • Updated Generating the Design Example section to include COMBO (ETH/CPRI) protocol.
  • Added COMBO (ETH/CPRI) protocol in Steps to generate and Run the Design Example.
  • Updated Resource Utilization table in IP Performance and Resource Utilization.
  • Added COMBO (ETH/CPRI) protocol in Steps to Generate and Run the Design Example
  • Updated Release Constraints topic.
  • Added Simulating the Ethernet to CPRI Dynamic Reconfiguration Altera FPGA IP Design Example Testbench chapter under Simulating the IP.
  • Added Testing the Hardware Design Example for Ethernet to CPRI chapter under Validating the IP.
  • Added Running the Hardware Test under Testing the Hardware Design Example for Ethernet to CPRI chapter.
  • Added a note stating that the current release of GTS Dynamic Reconfiguration Example Designs does not support enabling internal loopback in Running the Test under Testing the Hardware Design Example for PMA Direct PHY Multirate.
  • Added Ethernet to CPRI Design Example: Registers.
2025.02.28 24.3.1 1.0.0 Initial release.