GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs
12.4. PTP/CPRI Multirate Design Example: Registers
| Address | Reset | Access | Description |
|---|---|---|---|
| 0x80 | 0x0 | RO | [14:0]: Profile ID from DR Controller [15]: DR In Progress from DR Controller [16]: Error Status from DR Controller |
| 0x84 | 0x0 | RW | [0]: Force DR Controller Reset. Active high [2:1]: Force Protocol IP TX Reset per profile [4:3]: Force Protocol IP RX Reset per profile [6:5]: Force main Protocol IP Reset per profile Bits 1, 3 for CPRI, bits 2, 4, 5, and 6 are unused. |
| 0x88 | 0x0 | RO | [1:0]: Protocol IP TX Reset Ack per profile [3:2]: Protocol IP RX Reset Ack per profile [5:4]: Protocol IP main Reset Ack per profile |
| 0x8C | 0x0 | RO | [0]: cpri_tx_pll_lock [1]: cpri_tx_ready [2]: cpri_rx_cdr_lock [4:3]: cpri_rx_disperr [6:5]: cpri_rx_errdetect [7]: cpri_rx_patterndetect [8]: cpri_rx_ready |
| 0x90 | 0x0 | RO | [0]: cpri_checker_ok |
| 0x9C | 0x0 | RO | [7:0] Reserved [19:8]: Reserved [23:20]: N_CH – Number of transceivers used [31:24]: Reserved |