GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 849710
Date 10/22/2025
Public
Document Table of Contents

2.1. Steps to Generate and Run the Design Example

When you generate the design example, the parameter editor automatically creates the files necessary to simulate, compile, and test the design in hardware.

The GTS Dynamic Reconfiguration Controller design example supports the following design variants:
Table 15.  Supported Design Variants
Select Protocol Base Variant Target Variants
DPHY (PMA/FEC Direct) DPHY (9.8304G)

4.9152G

COMBO (ETH/CPRI)
  • 10G ETH
  • 4.9152G CPRI
  • 4.9152G CPRI
  • 10GE ETH
COMBO (TSE/ETHMR) 1G TSE
  • 1G TSE
  • 10G ETH MR
COMBO (PTP/CPRI MR) 10G PTP no FEC
  • 10GE PTP no FEC
  • 10GE PTP FEC
  • 4.9152G CPRI
  • 1.2288G CPRI