Hard Processor System Technical Reference Manual: Agilex™ 3 SoCs

ID 848530
Date 6/23/2025
Public
Document Table of Contents

5.8.9.2. Guidelines for External SDA and SCL Signals via FPGA I/O in the Board Design

Figure 205. Block Diagram for I3C Signal Routing to FPGA I/O