Hard Processor System Technical Reference Manual: Agilex™ 3 SoCs

ID 848530
Date 6/23/2025
Public
Document Table of Contents

15.1. CoreSight* Debug and Trace Differences Among Altera® SoC Device Families

The following table shows the differences of the CoreSight* debug and trace between various device families.

Table 416.  CoreSight Debug and Trace Differences
CoreSight* Debug and Trace Feature

Cyclone® V SoC,

Arria® V SoC

Arria® 10 SoC

Stratix® 10 SoC,

Agilex™ 7

F-Series/I-Series/

M-Series SoC

Agilex™ 5

E-Series/D-Series SoC,

Agilex™ 3

C-Series SoC

Coresight version

Coresight

(Arm* DGI 0012D)

Coresight

(Arm* DGI 0012D)
Coresight SoC-400 Coresight SoC-600
Trace width to HPS I/O 8 bits 4 bits 16 bits 16 bits
Trace width to FPGA I/O 32 bits 16 bits 32 bits 32 bits
MPU Embedded Trace FIFO Added a 8 kB ETF in the MPU to capture trace packets from both the CPUs
Centralized Embedded Trace FIFO (ETF) size 32 kB 32 kB 32 kB 64 kB