GTS Ethernet Intel® FPGA Hard IP User Guide: Agilex™ 3 FPGAs and SoCs

ID 848477
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5. Simulate and Compile (MAC+PCS) Design Example

The IP design example supports 10GE2 Ethernet rate and demonstrates the basic functionality of the GTS Ethernet Intel® FPGA Hard IP with optional FEC.

Table 47.  IP Parameters for 10GE Design Example with Optional FECThe following table specifies parameter settings used to generate this design example.
Selected IP Parameter Settings Value
General Options
Ethernet Operation Mode Ethernet General
Client interface MAC Avalon® ST
PMA reference frequency 156.25 MHz
MAC Use case 1 Port MAC
System PLL frequency 322.265625 MHz
Enable dedicated CDR clock output Unchecked
Base_Profile > Port #0 IP Configuration
Ethernet Mode 10G-1
FEC Mode

IEEE 802.3 BASE-R Firecode (CL74) – optional

For more information about steps on how to generate a design example, refer to Generate GTS EHIP Design Example.

2 The current release of the Quartus® Prime Pro Edition software supports design example generation and simulation for Agilex™ 3 (C-Series) devices.