GTS Ethernet Intel® FPGA Hard IP User Guide: Agilex™ 3 FPGAs and SoCs
ID
848477
Date
4/07/2025
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Overview
2. Install and License the GTS Ethernet Intel® FPGA Hard IP
3. Configure and Generate Ethernet Hard IP variant
4. Integrate GTS Ethernet Intel® FPGA Hard IP into Your Application
5. Simulate and Compile (MAC+PCS) Design Example
6. Simulate and Compile (MII PCS Only/PCS66 OTN/PCS66 FlexE) Design Example
7. Simulate and Compile SyncE Design Example
8. Simulate and Compile PTP1588 Design Example
9. Troubleshoot and Diagnose Issues
10. Appendix A: Functional Description
11. Appendix B: Configuration Registers
12. Appendix C: Document Revision History for the GTS Ethernet Intel® FPGA Hard IP User Guide: Agilex 3 FPGAs and SoCs
4.1. Implement Required Clocking
4.2. Implement Required Resets
4.3. Connect the Status Interface
4.4. Connect the MAC Avalon Streaming Client Interface
4.5. Connect the MII PCS Only Client Interface
4.6. Connect the PCS66 Client Interface – FlexE and OTN
4.7. Connect the Precision Time Protocol Interface
4.8. Connect the Ethernet Hard IP Reconfiguration Interface
4.4.1.1. Drive the Ethernet Packet to the TX MAC Avalon Streaming Client Interface with Disabled Preamble Passthrough
4.4.1.2. Drive the Ethernet Packet on the TX MAC Avalon Streaming Client Interface with Enabled Preamble Passthrough
4.4.1.3. Use i_tx_skip_crc to Control Source Address, PAD, and CRC Insertion
4.4.1.4. Assert the i_tx_error to Invalidate a Packet
4.4.2.1. Receive Ethernet Frame on the RX MAC Avalon Streaming Client Interface with Preamble Passthrough Disabled
4.4.2.2. Receive Ethernet Frame with Preamble Passthrough Enabled
4.4.2.3. Receive Ethernet Frame with Remove CRC bytes Disabled
4.4.2.4. Monitor Status and Errors on the RX MAC Avalon Streaming Client Interface
4.4.1.2. Drive the Ethernet Packet on the TX MAC Avalon Streaming Client Interface with Enabled Preamble Passthrough
Drive the eight preamble bytes on the i_tx_data bus when the Preamble Passthrough in the parameter editor is turned on.
Drive the TX MAC fields according to the table below when preamble passthrough is enabled.
- MII Start of Packet control byte always replaces the first preamble byte.
- Bits [55:8] are the preamble bits, typically set to the 0x55 value.
- Bits [7:0] is the last preamble byte. In a standard preamble, it is set to the Start Frame Delimiter 0xD5 value.
i_tx_data | Ethernet Frame | Description |
---|---|---|
[63:56]'' | Custom Preamble [63:56] | MII SOP control channel replaces it. |
[55:48]'' | Custom Preamble [55:48] | 0x55 |
[47:40]'' | Custom Preamble [47:40] | 0x55 |
[39:32]'' | Custom Preamble [39:32] | 0x55 |
[31:24]'' | Custom Preamble [31:24] | 0x55 |
[23:16]'' | Custom Preamble [23:16] | 0x55 |
[15:8]'' | Custom Preamble [15:8] | 0x55 |
[7:0]'' | Custom Preamble [7:0] | 0xD5 (SFD) |
[63:56]' | Dest Addr[47:40] | N/A |
[55:48]' | Dest Addr[39:32] | N/A |
[47:40]' | Dest Addr[31:24] | N/A |
[39:32]' | Dest Addr[23:16] | N/A |
[31:24]' | Dest Addr[15:8] | N/A |
[23:16]' | Dest Addr[7:0] | N/A |
[15:8]' | Src Addr[47:40] | When you turn on Source Address Insertion, content is replaced by the source address that is configured in the txmac_saddr register unless i_tx_skip_crc is high. |
[7:0]' | Src Addr[39:32] | |
[63:56] | Src Addr[31:24] | |
[55:48] | Src Addr[23:16] | |
[47:40] | Src Addr[15:8] | |
[39:32] | Src Addr[7:0] | |
[31:24] | Length/Type[15:8] | N/A |
[23:16] | Length/Type[7:0] | N/A |
[15:0] | … | N/A |