GTS Ethernet Intel® FPGA Hard IP User Guide: Agilex™ 3 FPGAs and SoCs
ID
848477
Date
4/07/2025
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Overview
2. Install and License the GTS Ethernet Intel® FPGA Hard IP
3. Configure and Generate Ethernet Hard IP variant
4. Integrate GTS Ethernet Intel® FPGA Hard IP into Your Application
5. Simulate and Compile (MAC+PCS) Design Example
6. Simulate and Compile (MII PCS Only/PCS66 OTN/PCS66 FlexE) Design Example
7. Simulate and Compile SyncE Design Example
8. Simulate and Compile PTP1588 Design Example
9. Troubleshoot and Diagnose Issues
10. Appendix A: Functional Description
11. Appendix B: Configuration Registers
12. Appendix C: Document Revision History for the GTS Ethernet Intel® FPGA Hard IP User Guide: Agilex 3 FPGAs and SoCs
4.1. Implement Required Clocking
4.2. Implement Required Resets
4.3. Connect the Status Interface
4.4. Connect the MAC Avalon Streaming Client Interface
4.5. Connect the MII PCS Only Client Interface
4.6. Connect the PCS66 Client Interface – FlexE and OTN
4.7. Connect the Precision Time Protocol Interface
4.8. Connect the Ethernet Hard IP Reconfiguration Interface
4.4.1.1. Drive the Ethernet Packet to the TX MAC Avalon Streaming Client Interface with Disabled Preamble Passthrough
4.4.1.2. Drive the Ethernet Packet on the TX MAC Avalon Streaming Client Interface with Enabled Preamble Passthrough
4.4.1.3. Use i_tx_skip_crc to Control Source Address, PAD, and CRC Insertion
4.4.1.4. Assert the i_tx_error to Invalidate a Packet
4.4.2.1. Receive Ethernet Frame on the RX MAC Avalon Streaming Client Interface with Preamble Passthrough Disabled
4.4.2.2. Receive Ethernet Frame with Preamble Passthrough Enabled
4.4.2.3. Receive Ethernet Frame with Remove CRC bytes Disabled
4.4.2.4. Monitor Status and Errors on the RX MAC Avalon Streaming Client Interface
4.7.5. Connect the PTP Status Interface
The PTP status interface indicates when the PTP timestamp logic is ready to use.
Signal Name | Width | Description |
---|---|---|
o_tx_ptp_offset_data_valid | 1 | TX PTP Offset Data is Valid 1: Indicates the following PTP offset data is ready to read from AVMM register:
|
o_rx_ptp_offset_data_valid | 1 | RX PTP Offset Data is Valid
1: Indicates the following PTP offset data is ready to read from AVMM register:
|
o_tx_ptp_ready | 1 | TX PTP Logic is ready for use 1: Indicates that PTP for TX data path is fully functional, TX Egress Timestamp is valid within supported accuracy range. User could send PTP packet to TX interface. |
o_rx_ptp_ready | 1 | RX PTP Logic is ready for use 1: Indicates that PTP for RX data path is fully functional, RX Ingress Timestamp is valid within supported accuracy range. |