GTS Ethernet Intel® FPGA Hard IP User Guide: Agilex™ 3 FPGAs and SoCs

ID 848477
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.2. Design Example Components

When generating a design example, the software instantiates specific components as mentioned in the table below.

Figure 48.  10GE Design Example Block Diagram
The GTS Ethernet Intel® FPGA Hard IP design example includes the following components:
Design Component Description
GTS Ethernet Intel® FPGA Hard IP Instantiates the GTS Ethernet Intel® FPGA Hard IP (intel_eth_gts) with any supported configuration as shown in Simulate and Compile (MAC+PCS) Design Example.
GTS System PLL Clocks Intel® FPGA Hard IP Provides the system clock i_clk_sys signal to the GTS Ethernet Intel® FPGA Hard IP .
GTS Reset Sequencer Intel® FPGA Hard IP Provides the PMA Control Unit clock i_pma_cu_clk to the GTS Ethernet Intel® FPGA Hard IP .
Packet Client Generates traffic pattern for MAC mode and non-MAC modes.
Avalon® Memory-Mapped Interface Decoder Decodes the Avalon® memory-mapped interface address.