GTS Ethernet Intel® FPGA Hard IP User Guide: Agilex™ 3 FPGAs and SoCs

ID 848477
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

7. Simulate and Compile SyncE Design Example

The IP design example with SyncE supports 10GE Ethernet rate and demonstrates the following basic functions:
  • 10GE Ethernet mode with optional FEC
  • MII PCS only mode with optional FEC
  • PCS66 FlexE mode with optional FEC variants
Table 51.  IP Parameters for 10GE Ethernet with SyncE and Optional FEC Design ExampleThe following table specifies parameter settings used to generate this design example.
Selected IP Parameter Settings Value
General Options
Ethernet Operation Mode Ethernet General
Client interface MAC Avalon® ST
PMA reference frequency 156.25 MHz
MAC Use case 1 Port MAC
System PLL frequency 322.265625 MHz
Enable dedicated CDR clock output Check
Base_Profile > Port #0 IP Configuration
Ethernet Mode 10G-1
FEC Mode

IEEE 802.3 BASE-R Firecode (CL74) – optional

For more information about steps on how to generate a design example, refer to the Generate GTS EHIP Design Example.

The current release of the Quartus® Prime Pro Edition software supports design example generation and simulation for Agilex™ 3 (C-Series) devices.