LVDS Tunneling Protocol and Interface IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 844310
Date 2/24/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.4.7.2. Channel Signals

Table 33.  Channel Signals
Signal Name Direction Size Description
lvds_tx_data_o Output 1 LVDS data transmitted signal
lvds_tx_clk Output 1 LVDS clock transmitted signal
lvds_rx_data_i Input 1 LVDS data received signal
lvds_rx_clk Input 1 LVDS clock received signal
ll_gpio_in Input 16 Low latency (LL) GPIO input signal sent through LTPI
ll_gpio_out Output 16 LL GPIO output signal received through LTPI
nl_gpio_in Input 1024 Normal latency (NL) GPIO input signal sent through LTPI
nl_gpio_out Output 1024 NL GPIO output signal received through LTPI
uart_rxd Input 2/24 UART receiver signal
uart_cts Input 2/24 UART CST flow control signal
uart_txd Output 2/24 UART transmitter signal
uart_rts Output 2/24 UART RTS flow control signal
smb_scl Inout 6/24 I2C/SMBus clock signal sent/received through LTPI
smb_sda Inout 6/24 I2C/SMBus data signal sent/received through LTPI