GTS AXI Streaming IP for PCI Express* Design Example User Guide
ID
817713
Date
10/23/2025
Public
2.1. Directory Structure
2.2. Generating the Design Example
2.3. Simulating the Design Example
2.4. Design Example Simulation Testbench
2.5. Compiling the Design Example
2.6. Hardware and Software Requirements
2.7. Program the FPGA
2.8. Installing the Linux Kernel Driver
2.9. Running the Design Example
A.1.1. ebfm_barwr Procedure
A.1.2. ebfm_barwr_imm Procedure
A.1.3. ebfm_barrd_wait Procedure
A.1.4. ebfm_barrd_nowt Procedure
A.1.5. ebfm_cfgwr_imm_wait Procedure
A.1.6. ebfm_cfgwr_imm_nowt Procedure
A.1.7. ebfm_cfgrd_wait Procedure
A.1.8. ebfm_cfgrd_nowt Procedure
A.1.9. BFM Configuration Procedures
A.1.10. BFM Shared Memory Access Procedures
A.1.11. BFM Log and Message Procedures
A.1.12. Verilog HDL Formatting Functions
1.2.2.5. Width Adapter
Width Adapter converts the Avalon® streaming interface signals from 256 bits to 512 bits for 256-bit PIO design example variant. This adaptation is to maintain data bandwidth to reuse the existing Bursting Avalon® Master architecture and to interface between the two clock domains. In the 512 bit PIO design example variant, no width adaptation is required, but there is logic between the adapter and to convert one segment of the AXI interface to two segments of the AVST interface in order to reuse the existing bursting Avalon® master architecture.
Features like TX and RX Credit Interface, Error Interface, FLR Interface, CII Interface, and Interrupt Interface are not used in the design example.