GTS AXI Streaming IP for PCI Express* Design Example User Guide
ID
817713
Date
10/23/2025
Public
2.1. Directory Structure
2.2. Generating the Design Example
2.3. Simulating the Design Example
2.4. Design Example Simulation Testbench
2.5. Compiling the Design Example
2.6. Hardware and Software Requirements
2.7. Program the FPGA
2.8. Installing the Linux Kernel Driver
2.9. Running the Design Example
A.1.1. ebfm_barwr Procedure
A.1.2. ebfm_barwr_imm Procedure
A.1.3. ebfm_barrd_wait Procedure
A.1.4. ebfm_barrd_nowt Procedure
A.1.5. ebfm_cfgwr_imm_wait Procedure
A.1.6. ebfm_cfgwr_imm_nowt Procedure
A.1.7. ebfm_cfgrd_wait Procedure
A.1.8. ebfm_cfgrd_nowt Procedure
A.1.9. BFM Configuration Procedures
A.1.10. BFM Shared Memory Access Procedures
A.1.11. BFM Log and Message Procedures
A.1.12. Verilog HDL Formatting Functions
2.4.1. Test Driver Module
The test driver module (intel_pcie_gts_tbed_hwtcl.v) instantiates the top-level BFM (altpcietb_bfm_top_rp.v).
The top-level BFM completes the following tasks:
- Instantiates the driver and monitor.
- Instantiates the Root Port BFM.
- Instantiates the serial interface.
The configuration module (altpcietb_g3bfm_configure.v) performs the following tasks:
- Configures and assigns the BARs.
- Configures the Root Port and Endpoint.
- Displays comprehensive Configuration Space, BAR, MSI, MSI-X, and Advanced Error Reporting (AER) settings.