GTS AXI Streaming IP for PCI Express* Design Example User Guide
ID
817713
Date
10/23/2025
Public
2.1. Directory Structure
2.2. Generating the Design Example
2.3. Simulating the Design Example
2.4. Design Example Simulation Testbench
2.5. Compiling the Design Example
2.6. Hardware and Software Requirements
2.7. Program the FPGA
2.8. Installing the Linux Kernel Driver
2.9. Running the Design Example
A.1.1. ebfm_barwr Procedure
A.1.2. ebfm_barwr_imm Procedure
A.1.3. ebfm_barrd_wait Procedure
A.1.4. ebfm_barrd_nowt Procedure
A.1.5. ebfm_cfgwr_imm_wait Procedure
A.1.6. ebfm_cfgwr_imm_nowt Procedure
A.1.7. ebfm_cfgrd_wait Procedure
A.1.8. ebfm_cfgrd_nowt Procedure
A.1.9. BFM Configuration Procedures
A.1.10. BFM Shared Memory Access Procedures
A.1.11. BFM Log and Message Procedures
A.1.12. Verilog HDL Formatting Functions
2.3.1.1. Running VCS* MX Simulation in Interactive Mode
Note: If you already generated a simv executable in noninteractive mode, delete the simv file and simv.daidir directory.
- Open the vcsmx_setup.sh file and add a debug option to the VCS* command:
vcs -debug_access+all
- Replace the command in the run_vcsmx.sh script with the following one before running it.
sh vcsmx_setup.sh USER_DEFINED_COMPILE_OPTIONS="-sverilog\ -full64\ +define+IP7521SERDES_UX_SIMSPEED\ +define+SM_PIPE_MODE" USER_DEFINED_ELAB_OPTIONS="" USER_DEFINED_SIM_OPTIONS="" SKIP_SIM=1
- Start the simulation in interactive mode.
simv -gui &
- Drag the signals of interest into the waveform viewer and click start to run the simulation.
- A successful simulation ends with the following message in the console log.
"Simulation stopped due to successful completion!"