GTS Transceiver PHY User Guide: Agilex™ 5 FPGAs and SoCs

ID 817660
Date 10/17/2025
Public
Document Table of Contents

3.5.6. TX PMA Control Signals

Table 49.  TX PMA Control SignalsN = Number of PMA lanes (1 - 8)
Signal Name Clock Domain/Resets Direction Description
i_tx_pma_elecidle_sync[(4*N-1:0)] tx_coreclkin/tx_reset input When the PMA configuration rules parameter is set to SATA/SAS mode, this port is available as a separate 4-bit bus. When asserted, the GTS PMA transmitter enters the electrical idle mode. When deasserted, it exits the electrical idle mode. The legal settings are:
  • 4'b0000: Transmitter exits electrical idle mode.
  • 4'b1111: Transmitter enters electrical idle mode.