MIPI D-PHY IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs

ID 817561
Date 3/30/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4. Simulating the MIPI D-PHY IP

To simulate your design you require the following components:

  • A simulator. The simulator must be an Altera-supported Verilog HDL simulator:
    • Siemens EDA ModelSim
    • Synopsys VCS/VCS-MX
  • A design using the MIPI D-PHY IP with external loopback enabled
  • An example driver or traffic generator (to initiate read and write transactions)
  • A testbench and a suitable memory simulation model