MIPI D-PHY IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs

ID 817561
Date 3/30/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.1. Simulating the MIPI D-PHY IP Design Example with External Loopback Enabled

The MIPI D-PHY IP allows you to generate the design example with external loopback that includes the MIPI D-PHY IP and traffic generator. Run this design example to validate your MIPI IP operation.
  1. On the Example Design tab, set the Simulation parameter to True.
  2. On the Example Design tab under the D-PHY IP tab, ensure that the Sim External Loopback Enable parameter is set to true.
  3. For both the RX and TX link, ensure thatthat you enable the calibration settings according to the requirement of the operating data rate. .
  4. Ensure that both the RX and TX links have the same bit rate and number of data lanes.
  5. Configure the parameters as appropriate for your needs and click File > Save to save the current settings into the IP variation file (<user instance name>.ip)