MIPI D-PHY IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs

ID 817561
Date 3/30/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.5. Supported Data Lanes and Clock Lane Per Single HSIO Bank

Table 2.  Interfaces per HSIO BankThe table shows the number of supported interfaces for the HSIO bank based on the D-PHY lanes configuration. For a HSIO bank with less than 96 pins, the maximum interface reduces.
Mode D-PHY Lanes Maximum Interfaces per HSIO Bank
Transmitter (TX) or Receiver (RX) 1 data + 1 clock 7
2 data + 1 clock 7
4 data + 1 clock 7
8 data + 1 clock 3