Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: svc1679311566144
Ixiasoft
Visible to Intel only — GUID: svc1679311566144
Ixiasoft
15.6.2.1. CTI
This section lists the trigger input, output, and output acknowledge pin connections implemented for CTI in the debug system. The trigger input acknowledge signals are not connected to pins.
The following table lists the trigger input pin connections implemented for CTI.
Number | Signal | Function | Source |
---|---|---|---|
7 | ASYNCOUT | Output Trigger and IRQ |
STM |
6 | TRIGOUTHETE | Output Trigger | STM |
5 | TRIGOUTSW | Output Trigger | STM |
4 | TRIGOUTSPTE | Output Trigger | STM |
3 | ACQCOMP | Output Trigger | ETR |
2 | FULL | Output Trigger | ETR |
1 | ACQCOMP | Output Trigger | ETR |
0 | FULL | Output Trigger | ETR |
The following table lists the trigger output pin connections implemented for CTI.
Number | Signal | Function | Destination |
---|---|---|---|
7 | TRIGIN | Input Trigger | ETF |
6 | FLUSHIN | Input Trigger | ETF |
5 | HWEVENTS[2] | Input HW Events | STM |
4 | HWEVENTS[0] | Input HW Events | STM |
3 | TRIGIN | Input Trigger | TPIU |
2 | FLUSHIN | Input Trigger | TPIU |
1 | TRIGIN | Input Trigger | ETR |
0 | FLUSHIN | Input Trigger | ETR |
The following table lists the trigger output pin acknowledge connections implemented for CTI.
Number | Signal | Function | Destination |
---|---|---|---|
7 | 0 | — | — |
6 | 0 | — | — |
5 | 0 | — | — |
4 | 0 | — | — |
3 | TRIGINACK | Input Trigger | TPIU |
2 | FLUSHINACK | Input Trigger | TPIU |
1 | 0 | — | — |
0 | 0 | — | — |