Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public
Document Table of Contents

4.1.7. CCU Address Map and Register Definitions

The CCU control and status registers are part of Ncore Register Space (NRS). Each CCU block has a base address and a unit ID as listed in the table below. The unit ID is used in some configuration registers to select the resource to which the configuration applies.

Table 76.  Address Map and Register Definitions
Category Block Base Address Unit ID
CAIU DSU (CAIU0) 0x1C00_0000 0
F2H (NCAIU0) 0x1C00_1000 1
GIC_M (NCAIU1) 0x1C00_2000 2
TCU (NCAIU2) 0x1C00_3000 3
CCU_IOM (NCAIU3) 0x1C00_4000 4
DEC DCE0 0x1C00_5000 0
DCE1 0x1C00_6000 1
DMI CCU_DMI0 (DMI0) 0x1C00_7000 0
CCU_DMI1 (DMI1) 0x1C00_8000 1
DII CCU_IOS (DII0) 0x1C00_9000 0
MPFE_CSR (DII1) 0x1C00_A000 1
GIC_CSR (DII2) 0x1C00_B000 2
OCRAM (DII3) 0x1C00_C000 3
Sys_DII 0x1C00_D000 4
DVE DVE0 0x1C00_E000 0
- Sys_Global_Register_Block 0x1C0F_FF00 -
You can access the complete HPS address map and register definitions through the following: