Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: iil1665643937516
Ixiasoft
Visible to Intel only — GUID: iil1665643937516
Ixiasoft
5.5. Combo DLL PHY
The combo DLL PHY (also referred to throughout this section as PHY or softPHY), combines all the functionality required to interface the NAND Flash controller and the SD/eMMC host controller with external Flash devices into a single module.
The combo PHY supports the following working mode NAND devices: SDR, NV-DDR, and Toggle.
The combo PHY supports the following speed modes on SD/eMMC devices:
- DEFAULT
- HIGHSPD
- UHSI_SDR12
- UHSI_SDR25
- UHSI_SDR50
- UHSI_SDR104
- UHSI_DDR50
- MMC_LEGACY
- MMC_SDR
- MMC_DDR
- MMC_HS200
- MMC_HS400
- MMC_HS400_ES
Section Content
Combo DLL PHY Differences Among Intel SoC Device Families
Combo DLL PHY Use Cases
Combo DLL PHY Features
Combo DLL PHY System Integration
Combo DLL PHY Signal Description
Combo DLL PHY Functional Description
Combo DLL PHY Programming Model
Combo DLL PHY Address Map and Register Definitions