Nios® V Embedded Processor Design Handbook

ID 726952
Date 7/16/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.8. Optimizing Platform Designer System Performance

Platform Designer provides tools for optimizing the performance of the system interconnect for Altera FPGA designs.

Figure 25. Optimization Examples

The example shown in the figure demonstrates the following steps:

  1. Adds Pipeline Bridge to alleviate critical paths by placing it:
    1. Between the Instruction Manager and its agents
    2. Between the Data Manager and its agents
  2. Apply True Dual port On-Chip RAM, with each port dedicated to the Instruction Manager and the Data Manager respectively

Refer to the following related links below, which present techniques for leveraging the available tools and the trade-offs of each implementation.