Nios® V Embedded Processor Design Handbook

ID 726952
Date 5/22/2025
Public

Visible to Intel only — GUID: qjk1638424322074

Ixiasoft

Document Table of Contents

2.2.2. Connecting Signals and Assigning Physical Pin Locations

To connect your Altera FPGA design to your board-level design, perform the following tasks:

  • Identify the top-level file for your design and signals to connect to external Altera FPGA device pins.
  • Understand which pins to connect through your board-level design user guide or schematics.
  • Assign signals in the top-level design to ports on your Altera FPGA device with pin assignment tools.

Your Platform Designer system can be the top level design. However, the Altera FPGA can also include additional logic based on your needs and thus introduces a custom top-level file. The top-level file connects the Nios® V processor system module signals to other Altera FPGA design logic.