Nios® V Embedded Processor Design Handbook

ID 726952
Date 7/16/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.2.3.1. Hardware and Software Requirements

Use the following hardware and software to begin debugging the Nios® V processor system with Signal Tap logic analyzer:
  • Hardware requirements:
    • Any Altera FPGA development kit
    • Power Adaptor
    • Altera FPGA Download Cable II
  • Software requirements:

    • Quartus® Prime Pro Edition software version 21.3 or later
    • Quartus® Prime Standard Edition software version 22.1 or later
    • Ashling* RiscFree* IDE for Altera® FPGAs

You must be familiar with the basic use of Signal Tap logic analyzer, Quartus® Prime software, Platform Designer development, and Ashling* RiscFree* IDE for Altera® FPGAs. You can implement this debugging approach on your existing design or acquire an example design from the FPGA Design Store.