Visible to Intel only — GUID: cif1741576265343
Ixiasoft
Visible to Intel only — GUID: cif1741576265343
Ixiasoft
6.3.2. Ashling Visual Studio Code Extension for Altera FPGAs
Ashling Visual Studio Code Extension is a set of code that runs in Visual Studio Code and provides new or improved features for Altera FPGAs Arm*-based HPS and RISC-V based Nios® V processors. Ashling Visual Studio Code Extension provides a complete, seamless Visual Studio Code based C and C++ software development and has the following features:
- GUI-based debug configurations for Altera FPGA Arm HPS and Nios® V soft cores such as probe selection, device selection, core selection etc.
- Auto-detect feature displaying all the devices and cores in the FPGA, allowing user to select the required core for the debug session.
- CMake based project management support, allowing for the direct import and build of Nios® V HAL and BSP projects.
- FreeRTOS and Zephyr RTOS aware debug support including tasks and event views.
- Nios® V GCC compiler toolchain fully integrated with support for newlib or picolibc run-time libraries using the Nios® V Hardware Abstraction Layer (HAL) API for hardware access.
- Integrated support for Intel USB Blaster II JTAG debug probe.
- Custom instruction support and extensions for the Nios® V processor.
- Assembly level instruction stepping support.
- ROM or RAM based debugging support (e.g., hardware breakpoints for flash-based support).