Agilex™ 7 FPGA I-Series Transceiver-SoC Development Kit User Guide
ID
721605
Date
11/05/2025
Public
1. Overview
2. Getting Started
3. Development Kit Setup
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 7 FPGA I-Series Transceiver-SoC Development Kit User Guide
A. Development Kit Components
B. Developer Resources
C. Safety and Regulatory Compliance Information
4.1. Set Up BTS GUI Running Environment
4.2. Test the Functionality of the Development Kit
4.3. BTS Test Areas
4.4. Control Onboard Clock through Clock Controller GUI
4.5. Monitor Onboard Power Regulator through Power Monitor GUI
4.6. Identify Test Pass or Fail based on BTS GUI Test Status
4.7. BTS Test Areas
3.3.1. Restoring Board System MAX® 10 with Default Factory Image
- Open the Quartus® Prime Programmer GUI, and detect the JTAG chain after the system MAX® 10 is restored.
- Attach the system MAX® 10 image on the system MAX® 10 part.
- Select programming options and click program button.
Note: Once you plug Intel® FPGA Download Cable between J11 and PC, the Altera® on-board download cable circuit is disabled automatically.