PHY Lite for Parallel Interfaces FPGA IP User Guide

ID 683716
Date 1/13/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.3.2.1. Clock and Reset Interface Signals

Table 50.  Clock and Reset Interface Signals
Signal Name Direction Width Description
ref_clk Input 1 Reference clock for the PLL. The reference clock must be synchronous with group_strobe_in to ensure that the dqs_enable signal is in-sync with group_strobe_in.
reset_n Input 1 Resets the entire interface. This resets the PHY Lite for Parallel Interfaces FPGA IP into power-up reset status. reset_n is global and resets the PLL and all logic states in the I/O lanes, including the PHY dynamic reconfigurable delay CSR registers that were reset by the TrainReset bit. Reset of the PHY registers can also be achieved by enabling dynamic reconfiguration and writing to the TrainReset bit, with reset_n set to high (deactivated).
interface_locked Output 1 The interface_locked signal from the PHY Lite for Parallel Interfaces IP to the core logic. This signal indicates that the PLL and PHY circuitry are locked.

Data transfer should start after the assertion of this signal and control signals should be kept at zero before interface_locked is asserted.

rzq Input 1 This pin is visible if you select an I/O standard with on-chip termination (OCT) in the IP parameter editor.
core_clk_out Output 1 Use this core clock in the core-to-periphery transfer of soft logic data and control signals.

The core_clk_out frequency depends on the interface frequency and clock rate of user logic parameters.