Visible to Intel only — GUID: yap1471407484979
Ixiasoft
1. About the Low Latency 40G for ASIC Proto Ethernet Intel® FPGA IP
2. Low Latency 40G for ASIC Proto Ethernet IP Core Parameters
3. Getting Started
4. Functional Description
5. Reset
6. Interfaces and Signal Descriptions
7. Control, Status, and Statistics Register Descriptions
8. Debugging the Link
9. Ethernet Toolkit Overview
10. Low Latency 40G for ASIC Proto Ethernet Intel® FPGA IP User Guide Archives
11. Low Latency 40G for ASIC Proto Ethernet Intel® FPGA IP Revision History
3.1. Installing and Licensing Intel® FPGA IP Cores
3.2. Specifying the Low Latency 40G for ASIC Proto Ethernet IP Core Parameters and Options
3.3. Simulating the IP Core
3.4. Generated File Structure
3.5. Integrating Your IP Core in Your Design
3.6. Low Latency 40G for ASIC Proto Ethernet IP Core Testbench
3.7. Compiling the Full Design and Programming the FPGA
6.1. TX MAC Interface to User Logic
6.2. RX MAC Interface to User Logic
6.3. TX PCS Interface to User Logic
6.4. RX PCS Interface to User Logic
6.5. Transceivers Signals
6.6. Transceiver Reconfiguration Signals
6.7. Avalon® Memory-Mapped Management Interface
6.8. Miscellaneous Status and Debug Signals
6.9. Reset Signals
6.10. Clocks
6.11. Flow Control Interface
Visible to Intel only — GUID: yap1471407484979
Ixiasoft
6.8. Miscellaneous Status and Debug Signals
The miscellaneous status and debug signals are asynchronous.
Signal |
Direction |
Description |
---|---|---|
tx_lanes_stable | Output | Asserted when all TX lanes are stable and ready to transmit data. |
rx_block_lock | Output | Asserted when all lanes have identified 66-bit block boundaries in the serial data stream. |
rx_am_lock | Output | Asserted when all lanes have identified alignment markers in the data stream. |
rx_pcs_ready | Output | Asserted when the RX lanes are fully aligned and ready to receive data. |
local_fault_status | Output | Asserted when the RX MAC detects a local fault. This signal is available only if you turn on Enable link fault generation in the parameter editor. |
remote_fault_status | Output | Asserted when the RX MAC detects a remote fault. This signal is available only if you turn on Enable link fault generation in the parameter editor. |
tx_fabric_pll_locked_dut | Output | This signal indicates that all ATX PLL(s) are locked. This signal is available only if you turn on Select USER MAC mode and select PCS_Only option in the parameter editor. |
rx_is_lockeddt | Output | This signal indicates that RX PLL synchronized locked status output to reset the user MAC. This signal is available only if you turn on Select USER MAC mode and select PCS_Only option in the parameter editor. |