Low Latency 40G for ASIC Proto Ethernet Intel® FPGA IP User Guide

ID 683221
Date 11/10/2022
Public
Document Table of Contents

1.2. Device Family Support

Table 2.   Intel FPGA IP Core Device Support Levels

Device Support Level

Definition

Advance

The IP core is available for simulation and compilation for this device family. Timing models include initial engineering estimates of delays based on early post-layout information. The timing models are subject to change as silicon testing improves the correlation between the actual silicon and the timing models. You can use this IP core for system architecture and resource utilization studies, simulation, pinout, system latency assessments, basic timing assessments (pipeline budgeting), and I/O transfer strategy (datapath width, burst depth, I/O standards tradeoffs).

Preliminary

The IP core is verified with preliminary timing models for this device family. The IP core meets all functional requirements, but might still be undergoing timing analysis for the device family. It can be used in production designs with caution.

Final

The IP core is verified with final timing models for this device family. The IP core meets all functional and timing requirements for the device family and can be used in production designs.

Table 3.   Low Latency 40G for ASIC Proto Ethernet IP Core Device Family SupportShows the level of support offered by the Low Latency 40G for ASIC Proto Ethernet IP core for Intel® Stratix® 10 FPGA device family.

Intel® Stratix® 10Device Family

Support

1SG10MHN3F74C2LGS1_U1

Preliminary

1SG10MHN3F74C2LGS1_U2

Preliminary

1SG10MHN3F74C2LGS2_U1

Preliminary

1SG10MHN3F74C2LGS2_U2

Preliminary

1SG10MHN3F74C2LG_U1

Preliminary

1SG10MHN3F74C2LG_U2

Preliminary

1SG10MHN3F74E2LG_U1

Preliminary

1SG10MHN3F74E2LG_U2

Preliminary