HDMI Intel® Arria® 10 FPGA IP Design Example User Guide

ID 683156
Date 1/26/2024

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.14. Design Limitations

You need to consider some limitations when instantiating the HDMI 2.1 design example.
  • TX is unable to operate in TMDS mode when in non-passthrough mode. To test in TMDS mode, toggle the user_dipsw switch back to passthrough mode.
  • The Nios® II processor must serve the TX link training to completion without any interruption from other processes.