Visible to Intel only — GUID: wrt1617663024062
Ixiasoft
Visible to Intel only — GUID: wrt1617663024062
Ixiasoft
6.2.1. Avalon Parameters
Parameter | Value | Default Value | Description |
---|---|---|---|
Enable Power Management Interface and Hard IP Status Interface | True/False | False | When enabled, the Power Management Interface and Hard IP Status Interface are exported.
In addition, options are provided to to add the following signals for power management depending on the selected port mode of the IP:
|
Enable Legacy Interrupt | True/False | False | Enable the support for legacy interrupts. |
Enable Completion Timeout Interface | True/False | False | Enable the Completion Timeout Interface. |
Enable Configuration Intercept Interface | True/False | False | Enable the Configuration Intercept Interface.
Note: This parameter is only available in EP mode.
|
Enable PRS Event | True/False | False | Enable the Page Request Service (PRS) Event Interface.
Note: This parameter is only available in EP mode.
|
Enable Error Interface | True/False | False | Enable the Error Interface. |
Enable 10-bit tag support interface | True/False | False | When this parameter is enabled, the 10-bit tag requester enable signal is enabled as an output port p#_10bits_tag_req_en_o[7:0] (one bit per PF). |
Enable Byte Parity Ports on Avalon® -ST Interface | True/False | False | When this parameter is enabled, the byte parity ports appear on the block symbol. These byte parity ports include: rx_st_data_par_o, rx_st_hdr_par_o, rx_st_tlp_prfx_par_o, tx_st_data_par_o, tx_st_hdr_par_o, and tx_st_tlp_prfx_par_o ports. |
Enable Hard IP Reconfiguration Interface |
True/False | False | Enables Hard IP Reconfiguration Interface |
Did you find the information on this page useful?
Feedback Message
Characters remaining: