Embedded Peripherals IP User Guide

ID 683130
Date 10/24/2025
Public
Document Table of Contents
1. Introduction 2. Avalon® -ST Serial Peripheral Interface Core 3. SPI Core 4. SPI Agent/JTAG to Avalon® Host Bridge Cores 5. Intel eSPI Agent Core 6. eSPI to LPC Bridge Core 7. Ethernet MDIO Core 8. Intel FPGA 16550 Compatible UART Core 9. UART Core 10. Lightweight UART Core 11. JTAG UART Core 12. Intel FPGA Avalon® Mailbox Core 13. Intel FPGA Avalon® Mutex Core 14. Intel FPGA Avalon® I2C (Host) Core 15. Intel FPGA I2C Agent to Avalon® -MM Host Bridge Core 16. EPCS/EPCQA Serial Flash Controller Core 17. Intel FPGA Serial Flash Controller Core 18. Intel FPGA Serial Flash Controller II Core 19. Intel FPGA Generic QUAD SPI Controller Core 20. Intel FPGA Generic QUAD SPI Controller II Core 21. Interval Timer Core 22. Intel FPGA Avalon FIFO Memory Core 23. On-Chip Memory (RAM and ROM) Intel FPGA IP 24. On-Chip Memory II (RAM or ROM) Intel FPGA IP 25. PIO Core 26. PLL Cores 27. DMA Controller Core 28. Modular Scatter-Gather DMA Core 29. Scatter-Gather DMA Controller Core 30. Video Sync Generator and Pixel Converter Cores 31. Intel FPGA Interrupt Latency Counter Core 32. Performance Counter Unit Core 33. Vectored Interrupt Controller Core 34. System ID Peripheral Core 35. Intel FPGA GMII to RGMII Converter Core 36. HPS GMII to RGMII Adapter IP 37. Intel FPGA MII to RMII Converter Core 38. HPS GMII to TSE 1000BASE-X/SGMII PCS Bridge Core IP 39. Intel FPGA HPS EMAC to Multi-rate PHY GMII Adapter Core 40. Intel FPGA MSI to GIC Generator Core 41. Cache Coherency Translator IP 42. Altera ACE5-Lite Cache Coherency Translator

28.7. Register Map of mSGDMA

The following table illustrates the mSGDMA register map under observation by host processor from its Avalon® -MM CSR interfaces.

Table 355.  CSR Registers Map
Byte Lanes
Offset Attribute 3 2 1 0
0x0 Read/Clear Status
0x4 Read/Write Control
0x8 Read Write Fill Level[15:0] Read Fill Level[15:0]
0xC Read <reserved> 50 Response Fill Level[15:0]
0x10 Read Write Sequence Number[15:0] 51 Read Sequence Number[15:0]51
0x14 Read Component Configuration 1 52
0x18 Read Component Configuration 252
0x1C Read <reserved>50 Component Type [7:0] 53 Component Version [7:0] 54
50 Writing to reserved bits will have no impact on the hardware, reading will return unknown data.
51 Sequence numbers will only be present when dispatcher enhanced features are enabled.
52 Only available in Quartus® Prime Pro Edition. In Quartus® Prime Standard Edition, these fields are reserved.
53 Fix value: 0xDA. Only available in Quartus® Prime Pro Edition. In Quartus® Prime Standard Edition, these fields are reserved.
54 Fix value: 0x1. Only available in Quartus® Prime Pro Edition. In Quartus® Prime Standard Edition, these fields are reserved.