Embedded Peripherals IP User Guide

ID 683130
Date 10/24/2025
Public
Document Table of Contents
1. Introduction 2. Avalon® -ST Serial Peripheral Interface Core 3. SPI Core 4. SPI Agent/JTAG to Avalon® Host Bridge Cores 5. Intel eSPI Agent Core 6. eSPI to LPC Bridge Core 7. Ethernet MDIO Core 8. Intel FPGA 16550 Compatible UART Core 9. UART Core 10. Lightweight UART Core 11. JTAG UART Core 12. Intel FPGA Avalon® Mailbox Core 13. Intel FPGA Avalon® Mutex Core 14. Intel FPGA Avalon® I2C (Host) Core 15. Intel FPGA I2C Agent to Avalon® -MM Host Bridge Core 16. EPCS/EPCQA Serial Flash Controller Core 17. Intel FPGA Serial Flash Controller Core 18. Intel FPGA Serial Flash Controller II Core 19. Intel FPGA Generic QUAD SPI Controller Core 20. Intel FPGA Generic QUAD SPI Controller II Core 21. Interval Timer Core 22. Intel FPGA Avalon FIFO Memory Core 23. On-Chip Memory (RAM and ROM) Intel FPGA IP 24. On-Chip Memory II (RAM or ROM) Intel FPGA IP 25. PIO Core 26. PLL Cores 27. DMA Controller Core 28. Modular Scatter-Gather DMA Core 29. Scatter-Gather DMA Controller Core 30. Video Sync Generator and Pixel Converter Cores 31. Intel FPGA Interrupt Latency Counter Core 32. Performance Counter Unit Core 33. Vectored Interrupt Controller Core 34. System ID Peripheral Core 35. Intel FPGA GMII to RGMII Converter Core 36. HPS GMII to RGMII Adapter IP 37. Intel FPGA MII to RMII Converter Core 38. HPS GMII to TSE 1000BASE-X/SGMII PCS Bridge Core IP 39. Intel FPGA HPS EMAC to Multi-rate PHY GMII Adapter Core 40. Intel FPGA MSI to GIC Generator Core 41. Cache Coherency Translator IP 42. Altera ACE5-Lite Cache Coherency Translator

28.15.3.3. Write Command Sink Interface (command_sink)

This Avalon® -ST sink interface is where mSGDMA Write Master IP received write commands. This interface is in big endian mode (first-order symbol is in the most significant bits of the data interface).

Table 447.  Write Command Sink Interface
Signal Role Direction Type Description
snk_command_ready Output Avalon® Streaming Sink Avalon® -ST ready control. Used to back pressure the Avalon-ST write command source.
snk_command_valid Input Avalon® -ST valid control. Indicates that the data from the write command source is valid.
snk_command_data [255:0] Input Avalon® -ST write command data bus. Refer to the write command data bit definition in the table below.
Table 448.  Write Command Data Bit Fields
Bits Signal Information
255:124 Reserved.
123:92 Write Address [63:32]
91:76 Write Stride [15:0]
75:68 Write Burst Count [7:0]
67 Reset
66 Stop
65 Wait for write responses73/Reserved.
64 End on EOP
63:32 Length [31:0]
31:0 Write Address [31:0]
73 Applicable only when parameter 'Enable Write Response' is enabled. This parameter is only available in Quartus Prime Pro Edition software.