Embedded Peripherals IP User Guide

ID 683130
Date 8/11/2025
Public
Document Table of Contents
1. Introduction 2. Avalon® -ST Single-Clock and Dual-Clock FIFO Cores 3. Avalon® -ST Serial Peripheral Interface Core 4. SPI Core 5. SPI Agent/JTAG to Avalon® Host Bridge Cores 6. Intel eSPI Agent Core 7. eSPI to LPC Bridge Core 8. Ethernet MDIO Core 9. Intel FPGA 16550 Compatible UART Core 10. UART Core 11. JTAG UART Core 12. Intel FPGA Avalon® Mailbox Core 13. Intel FPGA Avalon® Mutex Core 14. Intel FPGA Avalon® I2C (Host) Core 15. Intel FPGA I2C Agent to Avalon® -MM Host Bridge Core 16. Intel FPGA Avalon® Compact Flash Core 17. EPCS/EPCQA Serial Flash Controller Core 18. Intel FPGA Serial Flash Controller Core 19. Intel FPGA Serial Flash Controller II Core 20. Intel FPGA Generic QUAD SPI Controller Core 21. Intel FPGA Generic QUAD SPI Controller II Core 22. Interval Timer Core 23. Intel FPGA Avalon FIFO Memory Core 24. On-Chip Memory (RAM and ROM) Intel FPGA IP 25. On-Chip Memory II (RAM or ROM) Intel FPGA IP 26. Optrex 16207 LCD Controller Core 27. PIO Core 28. PLL Cores 29. DMA Controller Core 30. Modular Scatter-Gather DMA Core 31. Scatter-Gather DMA Controller Core 32. SDRAM Controller Core 33. Tri-State SDRAM Core 34. Video Sync Generator and Pixel Converter Cores 35. Intel FPGA Interrupt Latency Counter Core 36. Performance Counter Unit Core 37. Vectored Interrupt Controller Core 38. Avalon® -ST Data Pattern Generator and Checker Cores 39. Avalon® -ST Test Pattern Generator and Checker Cores 40. System ID Peripheral Core 41. Avalon® Packets to Transactions Converter Core 42. Avalon® -ST Multiplexer and Demultiplexer Cores 43. Avalon® -ST Bytes to Packets and Packets to Bytes Converter IP 44. Avalon® -ST Delay Core 45. Avalon® -ST Round Robin Scheduler Core 46. Avalon® -ST Splitter Core 47. Avalon® -MM DDR Memory Half Rate Bridge Core 48. Intel FPGA GMII to RGMII Converter Core 49. HPS GMII to RGMII Adapter Intel® FPGA IP 50. Intel FPGA MII to RMII Converter Core 51. HPS GMII to TSE 1000BASE-X/SGMII PCS Bridge Core Intel® FPGA IP 52. Intel FPGA HPS EMAC to Multi-rate PHY GMII Adapter Core 53. Intel FPGA MSI to GIC Generator Core 54. Cache Coherency Translator Intel® FPGA IP 55. Altera ACE5-Lite Cache Coherency Translator 56. Lightweight UART Core

7.2. IP Parameters

Table 35.  Parameter ListYou can configure these parameters using the Platform Designer.
Parameter Name Default Value Description
eSPI Mode of Operation Single I/O Allows you to set I/O configuration. Available options:
  • Single I/O
  • Single and Dual I/O
  • Single and Quad I/O
  • Single, Dual, and Quad I/O
Frequency of Operation 20MHz Allows you to set the operational frequency. Available options:
  • 20MHz
  • 25MHz
  • 33MHz
  • 50MHz
  • 66MHz
Channel Supported Peripheral Channel Allows you to set the channel support. Available option:
  • Virtual Wire Channel
  • Peripheral Channel
  • All Channel
Peripheral Channel Maximum Payload Size Supported 64 bytes Allows you to set the maximum payload size for peripheral channel. Available options:
  • 64 bytes
Peripheral Channel Maximum Read Request Size Supported 64 bytes Allows you to set the maximum read request size for peripheral channel. Available options:
  • 64 bytes
Maximum Virtual Wire Count Supported (0-based) 0x07 Allows you to set the maximum virtual wire count. Legal values:
  • 0x07: 8 count
  • 0x08: 9 count
  • 0x09: 10 count
  • 0x0A: 11 count
  • 0x0B: 12 count
  • 0x0C: 13 count
  • 0x0D: 14 count
  • 0x0E: 15 count
  • 0x0F: 16 count
Enable tri-state control ports on LPC data bus and Serial IRQ line13 Off Allow you to export LPC data bus and Serial IRQ signals as tristate conduits instead of bi-directional signals.
13 This parameter is available in the Quartus® Prime software version 20.1 or later.