Embedded Peripherals IP User Guide

ID 683130
Date 10/24/2025
Public
Document Table of Contents
1. Introduction 2. Avalon® -ST Serial Peripheral Interface Core 3. SPI Core 4. SPI Agent/JTAG to Avalon® Host Bridge Cores 5. Intel eSPI Agent Core 6. eSPI to LPC Bridge Core 7. Ethernet MDIO Core 8. Intel FPGA 16550 Compatible UART Core 9. UART Core 10. Lightweight UART Core 11. JTAG UART Core 12. Intel FPGA Avalon® Mailbox Core 13. Intel FPGA Avalon® Mutex Core 14. Intel FPGA Avalon® I2C (Host) Core 15. Intel FPGA I2C Agent to Avalon® -MM Host Bridge Core 16. EPCS/EPCQA Serial Flash Controller Core 17. Intel FPGA Serial Flash Controller Core 18. Intel FPGA Serial Flash Controller II Core 19. Intel FPGA Generic QUAD SPI Controller Core 20. Intel FPGA Generic QUAD SPI Controller II Core 21. Interval Timer Core 22. Intel FPGA Avalon FIFO Memory Core 23. On-Chip Memory (RAM and ROM) Intel FPGA IP 24. On-Chip Memory II (RAM or ROM) Intel FPGA IP 25. PIO Core 26. PLL Cores 27. DMA Controller Core 28. Modular Scatter-Gather DMA Core 29. Scatter-Gather DMA Controller Core 30. Video Sync Generator and Pixel Converter Cores 31. Intel FPGA Interrupt Latency Counter Core 32. Performance Counter Unit Core 33. Vectored Interrupt Controller Core 34. System ID Peripheral Core 35. Intel FPGA GMII to RGMII Converter Core 36. HPS GMII to RGMII Adapter IP 37. Intel FPGA MII to RMII Converter Core 38. HPS GMII to TSE 1000BASE-X/SGMII PCS Bridge Core IP 39. Intel FPGA HPS EMAC to Multi-rate PHY GMII Adapter Core 40. Intel FPGA MSI to GIC Generator Core 41. Cache Coherency Translator IP 42. Altera ACE5-Lite Cache Coherency Translator

10.5.4.4. Control Register

The control register consists of individual bits, each controlling an aspect of the Lightweight UART core's operation. The value in the control register can be read at any time.

Each bit in the control register enables an IRQ for a corresponding bit in the status register. When both a status bit and its corresponding interrupt-enable bit are 1, the core generates an IRQ.

Table 112.  Control Register Bits
Bit Name Access Description
15 IRAFULL Read-write Enable interrupt for RXFIFO almost full
14 IRFULL Enable interrupt for RXFIFO full
13 IRUE Enable interrupt for a RXFIFO underrun error
12 IEOP27 Enable interrupt for end-of-packet condition
11 RTS28 Request to send (RTS) signal
10 IDCTS28 Enable interrupt for a change in CTS signal
9 TRBK Transmit break
8 IE Enable interrupt for an exception
7 IRRDY Enable interrupt for a receive character ready
6 ITRDY Enable interrupt for a transmission ready
5 ITMT Enable interrupt for a transmit data empty
4 ITOE Enable interrupt for a TXFIFO overrun error
3 IROE Enable interrupt for a RXFIFO overrun error
2 IBRK Enable interrupt for a break detect
1 IFE Enable interrupt for a framing error
0 IPE Enable interrupt for a parity error
27 Only applicable if parameter Include end-of-packet is enabled
28 Only applicable if parameter Include CTS/RTS is enabled