DisplayPort Arria® 10 FPGA IP Design Example User Guide
                    
                        ID
                        683050
                    
                
                
                    Date
                    4/29/2024
                
                
                    Public
                
            
                        
                        
                            
                            
                                2.1. Arria® 10 DisplayPort SST Parallel Loopback Design Features
                            
                        
                            
                            
                                2.2. Arria® 10 DisplayPort MST Parallel Loopback Design Features
                            
                        
                            
                            
                                2.3. Enabling Adaptive Sync Support
                            
                        
                            
                                2.4. Arria® 10 DisplayPort SST TX-only or RX-only Design Features
                            
                            
                        
                            
                            
                                2.5. Design Components
                            
                        
                            
                            
                                2.6. Clocking Scheme
                            
                        
                            
                            
                                2.7. Interface Signals and Parameters
                            
                        
                            
                            
                                2.8. Hardware Setup
                            
                        
                            
                            
                                2.9. Simulation Testbench
                            
                        
                            
                            
                                2.10. DisplayPort Transceiver Reconfiguration Flow
                            
                        
                            
                            
                                2.11. Transceiver Lane Configurations
                            
                        
                    
                3.1. High-bandwidth Digital Content Protection (HDCP)
 High-bandwidth Digital Content Protection (HDCP) is a form of digital rights protection to create a secure connection between the source to the display.  
  
 
  Intel created the original technology, which is licensed by the Digital Content Protection LLC group. HDCP is a copy protection method where the audio/video stream is encrypted between the transmitter and the receiver, protecting it against illegal copying.
The HDCP features adheres to HDCP Specification version 1.3 and HDCP Specification version 2.3.
The HDCP 1.3 and HDCP 2.3 IPs perform all computation within the hardware core logic with no confidential values (such as private key and session key) being accessible from outside the encrypted IP.
| HDCP IP | Functions | 
|---|---|
| HDCP 1.3 IP | 
 | 
| HDCP 2.3 IP | 
 |